Improved design of high-performance parallel decimal multipliers

dc.contributor.affiliationUniversidade de Santiago de Compostela. Departamento de Electrónica e Computación
dc.contributor.authorVázquez Álvarez, Álvaro
dc.contributor.authorAntelo Suárez, Elisardo
dc.contributor.authorMontuschi, Paolo
dc.date.accessioned2026-02-24T10:23:43Z
dc.date.available2026-02-24T10:23:43Z
dc.date.issued2010-05-01
dc.description.abstractThe new generation of high-performance decimal floating-point units (DFUs) is demanding efficient implementations of parallel decimal multipliers. In this paper, we describe the architectures of two parallel decimal multipliers. The parallel generation of partial products is performed using signed-digit radix-10 or radix-5 recodings of the multiplier and a simplified set of multiplicand multiples. The reduction of partial products is implemented in a tree structure based on a decimal multioperand carry-save addition algorithm that uses unconventional (non BCD) decimal-coded number systems. We further detail these techniques and present the new improvements to reduce the latency of the previous designs, which include: optimized digit recoders for the generation of 2n-tuples (and 5-tuples), decimal carry-save adders (CSAs) combining different decimal-coded operands, and carry-free adders implemented by special designed bit counters. Moreover, we detail a design methodology that combines all these techniques to obtain efficient reduction trees with different area and delay trade-offs for any number of partial products generated. Evaluation results for 16-digit operands show that the proposed architectures have interesting area-delay figures compared to conventional Booth radix-4 and radix--8 parallel binary multipliers and outperform the figures of previous alternatives for decimal multiplication
dc.description.peerreviewedSI
dc.description.sponsorshipThis work was supported in part by the Ministry of Education and Science of Spain under contract TIN 2007-67537-C03
dc.description.sponsorshipThe authors would also like to thank IBM Germany R&D for their support.
dc.identifier.citationVazquez, A., Antelo, E., Montuschi, P. (2010). Improved Design of High-Performance Parallel Decimal Multipliers. "IEEE Transactions on Computers", 59(5), 679-693
dc.identifier.doi10.1109/TC.2009.167
dc.identifier.issn0018-9340
dc.identifier.issn1557-9956
dc.identifier.urihttps://hdl.handle.net/10347/46064
dc.issue.number5
dc.journal.titleIEEE Transactions on Computers
dc.language.isoeng
dc.page.final693
dc.page.initial679
dc.publisherIEEE
dc.relation.publisherversionhttps://doi.org/10.1109/TC.2009.167
dc.rightsPersonal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.
dc.rights.accessRightsopen access
dc.subjectDecimal multiplication
dc.subjectParallel multiplication
dc.subjectDecimal carry-save addition
dc.subjectDecimal codings
dc.subject.classification330406 Arquitectura de ordenadores
dc.titleImproved design of high-performance parallel decimal multipliers
dc.typejournal article
dc.type.hasVersionAM
dc.volume.number59
dspace.entity.typePublication
relation.isAuthorOfPublication1e61cc77-975b-4a92-85e4-e25a834579ba
relation.isAuthorOfPublication21433134-ebb1-46f1-a28d-aa0091b44284
relation.isAuthorOfPublication.latestForDiscovery1e61cc77-975b-4a92-85e4-e25a834579ba

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
2010_IEEETransComp_Vazquez_Improved.pdf
Size:
473.34 KB
Format:
Adobe Portable Document Format