Impact of Gate Edge Roughness Variability on FinFET and Gate-All-Around Nanowire FET

dc.contributor.affiliationUniversidade de Santiago de Compostela. Centro de Investigación en Tecnoloxías Intelixentes da USC (CiTIUS)
dc.contributor.authorEspiñeira, Gabriel
dc.contributor.authorNagy, Daniel
dc.contributor.authorKalna, K.
dc.contributor.authorIndalecio Fernández, Guillermo
dc.contributor.authorGarcía Loureiro, Antonio Jesús
dc.contributor.authorSeoane Iglesias, Natalia
dc.date.accessioned2025-01-20T09:54:50Z
dc.date.available2025-01-20T09:54:50Z
dc.date.issued2019-02-21
dc.description.abstractThe effect of gate edge roughness (GER) in the sub-threshold region is studied for two state-of-the-art architectures: a 10.7-nm Si FinFET and a 10-nm Si gateall-around (GAA) nanowire (NW) FET using an in-house 3D quantum-corrected drift-diffusion simulation tool. The GER is applied to the device gate using the characteristic values of root-mean-square amplitude and correlation length (CL). The GER-induced variability results in a standard deviation (σ) for the threshold voltage (VT) of 7 mV for the FinFET when CL/Gate Perimeter = 0.66 and RMS = 0.80 nm, which is 20% greater than that of the GAA NW FET. GER is a less damaging source of variability than metal grain granularity (MGG), line edge roughness (LER), and random dopants (RD) for both devices. When compared to LER variations, σVT due to the GER is 62% and 86% lower for the FinFET and GAA NW FET, respectively. However, although GER affects the FinFET more than the GAA NW FET, the combined variability effect of GER, MGG, LER, and RD (σVT,comb) on the FinFET is 30 mV, a value approximately 50% smaller than that of the GAA NW FET.
dc.description.peerreviewedSI
dc.identifier.citationEspiñeira, G., Nagy, D., Indalecio, G., García-Loureiro, A. J., Kalna, K. and Seoane, N. (2019). Impact of Gate Edge Roughness Variability on FinFET and Gate-All-Around Nanowire FET. “IEEE Electron Device Letters”, vol. 40(4),510-513. doi: 10.1109/LED.2019.2900494
dc.identifier.doi10.1109/LED.2019.2900494
dc.identifier.issn1558-0563
dc.identifier.urihttps://hdl.handle.net/10347/38744
dc.issue.number4
dc.journal.titleIEEE Electron Device Letters
dc.language.isoeng
dc.publisherIEEE
dc.relation.publisherversionhttp://dx.doi.org/10.1109/LED.2019.2900494
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 International
dc.rights.accessRightsopen access
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/
dc.subjectFinFETs
dc.subjectGate-all-around nanowire FET
dc.subjectGate edge roughness
dc.subjectVariability
dc.subject.classification2203 Electrónica
dc.titleImpact of Gate Edge Roughness Variability on FinFET and Gate-All-Around Nanowire FET
dc.typejournal article
dc.type.hasVersionAM
dc.volume.number40
dspace.entity.typePublication
relation.isAuthorOfPublication3bda5733-6ccd-432a-8d3c-0defd4b2707b
relation.isAuthorOfPublication67acc331-d835-4cbb-9789-f7eebbcc253d
relation.isAuthorOfPublication7c94bda5-3924-4484-9121-f327b8d2962c
relation.isAuthorOfPublication6dd65e85-2624-4c4a-8d0d-593fa4dd51b3
relation.isAuthorOfPublication.latestForDiscovery3bda5733-6ccd-432a-8d3c-0defd4b2707b

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
EDL_GER_2019.pdf
Size:
9.88 MB
Format:
Adobe Portable Document Format