Spatial Sensitivity of Silicon GAA Nanowire FETs Under Line Edge Roughness Variations
| dc.contributor.affiliation | Universidade de Santiago de Compostela. Centro de Investigación en Tecnoloxías da Información | gl |
| dc.contributor.affiliation | Universidade de Santiago de Compostela. Departamento de Electrónica e Computación | gl |
| dc.contributor.area | Área de Enxeñaría e Arquitectura | |
| dc.contributor.author | Indalecio Fernández, Guillermo | |
| dc.contributor.author | García Loureiro, Antonio Jesús | |
| dc.contributor.author | Elmessary, Muhammad A. | |
| dc.contributor.author | Kalna, Karol | |
| dc.contributor.author | Seoane Iglesias, Natalia | |
| dc.date.accessioned | 2020-05-19T12:37:54Z | |
| dc.date.available | 2020-05-19T12:37:54Z | |
| dc.date.issued | 2018 | |
| dc.description.abstract | Standard analysis of variability sources in nanodevices lacks information about the spatial influence of the variability. However, this spatial information is paramount for the industry and academia to improve the design of variability-resistant architectures. A recently developed technique, the fluctuation sensitivity map (FSM) is used to analyze the spatial effect of the line edge roughness (LER) variability in key figures-of-merit (FoM) in silicon gate-all-around (GAA) nanowire (NW) FETs. This technique gives insight about the local sensitivity identifying the regions inducing the strongest variability into the FoM. We analyze both 22 and 10 nm gate length GAA NW FETs affected by the LER with different amplitudes (0.6, 0.7, and 0.85 nm) and correlation lengths (10 and 20 nm) using in-house 3-D quantum-corrected drift-diffusion simulation tool calibrated against experimental or Monte Carlo data. The FSM finds that the gate is the most sensitive region to LER deformations. We demonstrate that the specific location of the deformation inside the gate plays an important role in the performance and that the effect of the location is also dependent on the FoM analyzed. Moreover, there is a negligible impact on the device performance if the LER deformation occurs in the source or drain region. | gl |
| dc.description.peerreviewed | SI | gl |
| dc.identifier.citation | Indalecio, G., García-Loureiro, A. J., Elmessary, M. A., Kalna, K., and Seoane, N. (2018). Spatial sensitivity of Silicon GAA nanowire FETs under line edge roughness variations. IEEE Journal of the Electron Devices Society, 6, 601-610.https://dx.doi.org/10.1109/JEDS.2018.2828504 | gl |
| dc.identifier.doi | 10.1109/JEDS.2018.2828504 | |
| dc.identifier.issn | 2168-6734 | |
| dc.identifier.uri | http://hdl.handle.net/10347/22406 | |
| dc.language.iso | eng | gl |
| dc.publisher | IEEE | gl |
| dc.relation.publisherversion | https://doi.org/10.1109/JEDS.2018.2828504 | gl |
| dc.rights | © 2018 IEEE. Translations and content mining are permitted for academic research only. Personal use is also permitted, but republication/redistribution requires IEEE permission | gl |
| dc.rights.accessRights | open access | gl |
| dc.subject | Si GAA nanowire | gl |
| dc.subject | Variability sources | gl |
| dc.subject | Line-edge roughness (LER) | gl |
| dc.subject | Spatial sensitivity | gl |
| dc.subject | Density gradient (DG) quantum corrections | gl |
| dc.title | Spatial Sensitivity of Silicon GAA Nanowire FETs Under Line Edge Roughness Variations | gl |
| dc.type | journal article | gl |
| dc.type.hasVersion | VoR | gl |
| dspace.entity.type | Publication | |
| relation.isAuthorOfPublication | 67acc331-d835-4cbb-9789-f7eebbcc253d | |
| relation.isAuthorOfPublication | 7c94bda5-3924-4484-9121-f327b8d2962c | |
| relation.isAuthorOfPublication | 6dd65e85-2624-4c4a-8d0d-593fa4dd51b3 | |
| relation.isAuthorOfPublication.latestForDiscovery | 67acc331-d835-4cbb-9789-f7eebbcc253d |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- 2018_jeds_indalecio_spatial.pdf
- Size:
- 2.36 MB
- Format:
- Adobe Portable Document Format
- Description: