Spatial Sensitivity of Silicon GAA Nanowire FETs Under Line Edge Roughness Variations

dc.contributor.affiliationUniversidade de Santiago de Compostela. Centro de Investigación en Tecnoloxías da Informacióngl
dc.contributor.affiliationUniversidade de Santiago de Compostela. Departamento de Electrónica e Computacióngl
dc.contributor.areaÁrea de Enxeñaría e Arquitectura
dc.contributor.authorIndalecio Fernández, Guillermo
dc.contributor.authorGarcía Loureiro, Antonio Jesús
dc.contributor.authorElmessary, Muhammad A.
dc.contributor.authorKalna, Karol
dc.contributor.authorSeoane Iglesias, Natalia
dc.date.accessioned2020-05-19T12:37:54Z
dc.date.available2020-05-19T12:37:54Z
dc.date.issued2018
dc.description.abstractStandard analysis of variability sources in nanodevices lacks information about the spatial influence of the variability. However, this spatial information is paramount for the industry and academia to improve the design of variability-resistant architectures. A recently developed technique, the fluctuation sensitivity map (FSM) is used to analyze the spatial effect of the line edge roughness (LER) variability in key figures-of-merit (FoM) in silicon gate-all-around (GAA) nanowire (NW) FETs. This technique gives insight about the local sensitivity identifying the regions inducing the strongest variability into the FoM. We analyze both 22 and 10 nm gate length GAA NW FETs affected by the LER with different amplitudes (0.6, 0.7, and 0.85 nm) and correlation lengths (10 and 20 nm) using in-house 3-D quantum-corrected drift-diffusion simulation tool calibrated against experimental or Monte Carlo data. The FSM finds that the gate is the most sensitive region to LER deformations. We demonstrate that the specific location of the deformation inside the gate plays an important role in the performance and that the effect of the location is also dependent on the FoM analyzed. Moreover, there is a negligible impact on the device performance if the LER deformation occurs in the source or drain region.gl
dc.description.peerreviewedSIgl
dc.identifier.citationIndalecio, G., García-Loureiro, A. J., Elmessary, M. A., Kalna, K., and Seoane, N. (2018). Spatial sensitivity of Silicon GAA nanowire FETs under line edge roughness variations. IEEE Journal of the Electron Devices Society, 6, 601-610.https://dx.doi.org/10.1109/JEDS.2018.2828504gl
dc.identifier.doi10.1109/JEDS.2018.2828504
dc.identifier.issn2168-6734
dc.identifier.urihttp://hdl.handle.net/10347/22406
dc.language.isoenggl
dc.publisherIEEEgl
dc.relation.publisherversionhttps://doi.org/10.1109/JEDS.2018.2828504gl
dc.rights© 2018 IEEE. Translations and content mining are permitted for academic research only. Personal use is also permitted, but republication/redistribution requires IEEE permissiongl
dc.rights.accessRightsopen accessgl
dc.subjectSi GAA nanowiregl
dc.subjectVariability sourcesgl
dc.subjectLine-edge roughness (LER)gl
dc.subjectSpatial sensitivitygl
dc.subjectDensity gradient (DG) quantum correctionsgl
dc.titleSpatial Sensitivity of Silicon GAA Nanowire FETs Under Line Edge Roughness Variationsgl
dc.typejournal articlegl
dc.type.hasVersionVoRgl
dspace.entity.typePublication
relation.isAuthorOfPublication67acc331-d835-4cbb-9789-f7eebbcc253d
relation.isAuthorOfPublication7c94bda5-3924-4484-9121-f327b8d2962c
relation.isAuthorOfPublication6dd65e85-2624-4c4a-8d0d-593fa4dd51b3
relation.isAuthorOfPublication.latestForDiscovery67acc331-d835-4cbb-9789-f7eebbcc253d

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
2018_jeds_indalecio_spatial.pdf
Size:
2.36 MB
Format:
Adobe Portable Document Format
Description: