Vázquez Álvarez, ÁlvaroAntelo Suárez, Elisardo2026-03-022026-03-022010-11Vázquez, A., & Antelo, E. (2010). Multi-operand decimal addition by efficient reuse of a binary carry-save adder tree. Conference Record of the Forty Fourth Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, USA, 1685-1689.978-1-4244-9722-5978-1-4244-9721-81058-6393https://hdl.handle.net/10347/46227We present a novel method for hardware design of combined binary/decimal multi-operand adders. More specifically, we apply this method to architectures based on binary CSA (carry-save adder) trees, which are of interest for VLSI implementation of high performance multipliers and other low latency arithmetic units. A remarkable feature of the proposed method is that it allows the reuse of any binary CSA for computing the sum of BCD operands. Decimal corrections are performed in parallel, separately from the computation of the binary sum, such that the layout of the binary carry-save adder does not require any further rearrangement. As a result, the latency of the binary operation is unaffected by the incorporation of hardware support for decimal, while the latency for the decimal mode is close to the latency figures of dedicated decimal multi-operand adders. We show that our combined architecture is competitive in terms of area and delay with respect to other representative proposals, and that it has a more regular layout when implemented in a submicron VLSI technology.eng© 2010 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works330406 Arquitectura de ordenadoresMulti-operand decimal addition by efficient reuse of a binary carry-save adder treebook part10.1109/ACSSC.2010.5757826open access