PRECISION: A Reconfigurable SIMD/MIMD Coprocessor for Computer Vision Systems-on-Chip
| dc.contributor.affiliation | Universidade de Santiago de Compostela. Centro de Investigación en Tecnoloxías da Información | gl |
| dc.contributor.affiliation | Universidade de Santiago de Compostela. Departamento de Electrónica e Computación | gl |
| dc.contributor.area | Área de Enxeñaría e Arquitectura | |
| dc.contributor.author | Nieto Lareo, Alejandro Manuel | |
| dc.contributor.author | López Vilariño, David | |
| dc.contributor.author | Brea Sánchez, Víctor Manuel | |
| dc.date.accessioned | 2019-03-12T15:16:02Z | |
| dc.date.available | 2019-03-12T15:16:02Z | |
| dc.date.issued | 2015 | |
| dc.description.abstract | Computer vision applications have a large disparity in operations, data representation and memory access patterns from the early vision stages to the final classification and recognition stages. A hardware system for computer vision has to provide high flexibility without compromising performance, exploiting massively spatial-parallel operations but also keeping a high throughput on data-dependent and complex program flows. Furthermore, the architecture must be modular, scalable and easy to adapt to the needs of different applications. Keeping this in mind, a hybrid SIMD/MIMD architecture for embedded computer vision is proposed. It consists of a coprocessor designed to provide fast and flexible computation of demanding image processing tasks of vision applications. A 32-bit 128-unit device was prototyped on a Virtex-6 FPGA which delivers a peak performance of 19.6 GOP/s and 7.2 W of power dissipation | gl |
| dc.description.peerreviewed | SI | gl |
| dc.description.sponsorship | This work is funded by the Ministry of Science and Innovation, Government of Spain (projects TIN2013-41129-P and TEC2012-38921-C02-02) and the Xunta de Galicia (contract GRC 2014/008) | gl |
| dc.identifier.citation | Alejandro Nieto, David L. Vilariño and Victor M. Brea (2016) PRECISION: A reconfigurable SIMD/MIMD coprocessor for Computer Vision Systems-on-Chip. IEEE Transactions on Computers, 68 (8), 2548 - 2561. Doi: 10.1109/TC.2015.2493527 | gl |
| dc.identifier.doi | 10.1109/TC.2015.2493527 | |
| dc.identifier.issn | 0018-9340 | |
| dc.identifier.uri | http://hdl.handle.net/10347/18344 | |
| dc.language.iso | eng | gl |
| dc.publisher | IEEE | gl |
| dc.relation.projectID | info:eu-repo/grantAgreement/MINECO/Plan Estatal de Investigación Científica y Técnica y de Innovación 2013-2016/TIN2013-41129-P/ES/SOLUCIONES HARDWARE Y SOFTWARE PARA LA COMPUTACION DE ALTAS PRESTACIONES | |
| dc.relation.publisherversion | https://doi.org/10.1109/TC.2015.2493527 | gl |
| dc.rights | © 2016 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works | gl |
| dc.rights.accessRights | open access | gl |
| dc.title | PRECISION: A Reconfigurable SIMD/MIMD Coprocessor for Computer Vision Systems-on-Chip | gl |
| dc.type | journal article | gl |
| dc.type.hasVersion | AM | gl |
| dspace.entity.type | Publication | |
| relation.isAuthorOfPublication | 134343c2-744a-4f21-b2a8-1b5ce2bfc328 | |
| relation.isAuthorOfPublication | 22d4aeb8-73ba-4743-a84e-9118799ab1f2 | |
| relation.isAuthorOfPublication.latestForDiscovery | 134343c2-744a-4f21-b2a8-1b5ce2bfc328 |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- IEEEJournalEmergingSelectedTopics_VictorBrea.pdf
- Size:
- 551.12 KB
- Format:
- Adobe Portable Document Format
- Description: